RTSINV=DISABLE, CTSEN=DISABLE, DBGHALT=DISABLE, CTSINV=DISABLE
No Description
| DBGHALT | Debug halt 0 (DISABLE): Continue to transmit until TX buffer is empty 1 (ENABLE): Negate RTS to stop link partner’s transmission during debug HALT. NOTE** The core clock should be equal to or faster than the peripheral clock; otherwise, each single step could transmit multiple frames instead of just transmitting one frame. | 
| CTSINV | CTS Pin Inversion 0 (DISABLE): The USn_CTS pin is low true 1 (ENABLE): The USn_CTS pin is high true | 
| CTSEN | CTS Function enabled 0 (DISABLE): Ingore CTS 1 (ENABLE): Stop transmitting when CTS is negated | 
| RTSINV | RTS Pin Inversion 0 (DISABLE): The USn_RTS pin is low true 1 (ENABLE): The USn_RTS pin is high true | 
| RXPRSEN | PRS RX Enable | 
| CLKPRSEN | PRS CLK Enable |